

# **ZED-F9P-05B**

### **High precision GNSS module Professional grade**

**Data sheet**



#### **Abstract**

This data sheet describes the ZED-F9P high precision module with multiband GNSS receiver. The module provides multi-band RTK with fast convergence times, reliable performance and easy integration of RTK for fast time-to-market. It has a high update rate for highly dynamic applications and centimeter-level accuracy in a small and energy-efficient module.

**www.u-blox.com**



UBXDOC-963802114-12824 - R02 C1-Public



## **Document information**





This document applies to the following products:



u-blox or third parties may hold intellectual property rights in the products, names, logos and designs included in this document. Copying, reproduction, or modification of this document or any part thereof is only permitted with the express written permission of u-blox. Disclosure to third parties is permitted for clearly public documents only.

The information contained herein is provided "as is" and u-blox assumes no liability for its use. No warranty, either express or implied, is given, including but not limited to, with respect to the accuracy, correctness, reliability and fitness for a particular purpose of the information.This document may be revised by u-blox at any time without notice. For the most recent documents, visit www.u-blox.com.

Copyright © 2024, u-blox AG.



## **Contents**





## <span id="page-3-0"></span>**1 Functional description**

### <span id="page-3-1"></span>**1.1 Overview**

The ZED-F9P-05B positioning module features the u-blox F9 receiver platform, which provides multi-band GNSS to high-volume industrial applications. ZED-F9P-05B has integrated u-blox multi-

band RTK and PPP-RTK $^{\rm 1}$  $^{\rm 1}$  $^{\rm 1}$  technologies for centimeter-level accuracy. The module enables precise navigation and automation of moving machinery in industrial and consumer-grade products in a compact surface-mounted form factor of only 17.0 x 22.0 x 2.4 mm.

The ZED-F9P-05B includes moving base support, allowing both base and rover to move while computing the position between them. The moving base is ideal for UAV applications where the UAV is programmed to follow its owner or to land on a moving platform. It is also well suited to attitude sensing applications where both base and rover modules are mounted on the same moving platform and the relative position is used to derive attitude information for the vehicle or tool.

In this document, RTK refers to an OSR-based solution (using RTCM corrections), while PPP-RTK refers to an SSR-based solution (using SPARTN or CLAS corrections).



### <span id="page-3-2"></span>**1.2 Performance**

**Table 1: ZED-F9P-05B specifications**



<span id="page-3-3"></span>1 PPP-RTK position accuracy depends on the quality of the SSR service used, high-quality SSR services can perform similarly to RTK

<span id="page-3-4"></span>2 Assuming Airborne 4 g platform

- <span id="page-3-5"></span>3 50% at 30 m/s for dynamic operation
- <span id="page-3-6"></span>4 GPS used in combination with QZSS and SBAS
- <span id="page-3-7"></span>5 Commanded starts. All satellites at -130 dBm. Measured at room temperature.
- <span id="page-3-8"></span>6 Dependent on the speed and latency of the aiding data connection, commanded starts
- <span id="page-3-9"></span>7 Measured with primary output only, secondary output disabled (default)





**Table 2: ZED-F9P-05B performance in different GNSS modes**



**Table 3: ZED-F9P-05B position accuracy in different GNSS modes**



**Table 4: ZED-F9P-05B performance for PPP-RTK in different GNSS modes**

PPP-RTK performance with SPARTN 2.0.1 protocol varies amongst service providers and service definitions. Performance has been validated with SPARTN correction stream available at the time of firmware release in June 2024.



**Table 5: ZED-F9P-05B sensitivity**



4 GPS used in combination with QZSS and SBAS

<span id="page-4-0"></span>8 Depends on atmospheric conditions, baseline length, GNSS antenna, multipath conditions, satellite visibility and geometry

<span id="page-4-1"></span>9 24 hours static

 $\rightarrow$ 

<span id="page-4-2"></span>10 Measured using 1 km baseline and patch antennas with good ground planes. Does not account for possible antenna phase center offset errors. ppm limited to baselines up to 20 km.

<span id="page-4-3"></span>11 Measured for IP data stream only with low-latency communication link

<span id="page-4-4"></span>12 Demonstrated with a good external LNA. Measured at room temperature.

<span id="page-4-5"></span>13 50%, measured with 1 m baseline and patch antennas with good ground plane





**Table 6: ZED-F9P-05B moving base RTK performance in different GNSS modes**



**Figure 1: ZED-F9P-05B moving base RTK heading accuracy versus baseline length**

−<br>T In a moving base application, and especially when the antennas are mounted on the same platform, it is recommended to use identical antennas. Furthermore it is recommended these antennas are mounted with identical orientation, as this will minimize effects of phase center variation.

#### <span id="page-5-0"></span>**1.3 Supported GNSS constellations**

The ZED-F9P-05B GNSSmodules are concurrent GNSSreceivers that can receive and trackmultiple GNSS constellations. Owing to the multi-band RF front-end architecture, all four major GNSS constellations (GPS, GLONASS, Galileo and BeiDou) plus SBAS and QZSS satellites can be received concurrently. All satellites in view can be processed to provide an RTK navigation solution when used with correction data. If power consumption is a key factor, the receiver can be configured for a subset of GNSS constellations.

The QZSS system shares the same frequency bands with GPS and can only be processed in conjunction with GPS.

To benefit from multi-band signal reception, dedicated hardware preparation must be made during the design-in phase. See the Integration manual [[1](#page-24-1)] for u-blox design recommendations.

<span id="page-5-1"></span>

ZED-F9P-05B supports the GNSS and their signals as shown in [Table](#page-5-1) 7 .





**Table 7: Supported GNSS signals on ZED-F9P-05B**

ZED-F9P-05B can use the u-blox AssistNow™ Online service which provides GNSS assistance information.

### <span id="page-6-0"></span>**1.4 Supported GNSS augmentation systems**

#### <span id="page-6-1"></span>**1.4.1 Quasi-Zenith Satellite System (QZSS)**

The Quasi-Zenith Satellite System (QZSS) is a regional navigation satellite system that provides positioning services for the Pacific region covering Japan and Australia. ZED-F9P-05B is able to receive and track QZSS L1 C/A and L2C signals concurrently with GPS signals, resulting in better availability especially under challenging signal conditions, e.g. in urban canyons.

ZED-F9P-05B is also able to receive the QZSS L1S signal in order to use the SLAS (Sub-meter Level Augmentation Service) which is an augmentation technology that provides correction data for pseudoranges. Ground monitoring stations positioned in Japan calculate separate corrections for each visible satellite and broadcast this data to the user via QZSS satellites. The correction stream is transmitted on the L1 frequency (1575.42 MHz).

QZSS can be enabled only if the GPS operation is also configured. 一子

#### <span id="page-6-2"></span>**1.4.2 Satellite-based augmentation system (SBAS)**

ZED-F9P-05B supports SBAS (including WAAS in the US, EGNOS in Europe, L1Sb (QZSS SBAS) in Japan and GAGAN in India) to deliver improved location accuracy within the regions covered. However, the additional inter-standard time calibration step used during SBAS reception results in degraded time accuracy overall.

#### <span id="page-6-3"></span>**1.4.3 Differential GNSS (DGNSS)**

When operating in the RTK mode, RTCM version 3 messages are required and the module supports DGNSS according to RTCM 10403.4.



Operating as a rover, ZED-F9P-05B can decode the following RTCM 3.4 messages:

![](_page_7_Picture_1.jpeg)

![](_page_7_Picture_514.jpeg)

#### **Table 8: Supported input RTCM 3.4 messages**

Operating as a base station, ZED-F9P-05B can generate the following RTCM 3.4 output messages:

![](_page_7_Picture_515.jpeg)

**Table 9: Supported output RTCM 3.4 messages**

#### Operating as a rover, ZED-F9P-05B can decode the following SPARTN 2.0.1 messages:

![](_page_7_Picture_516.jpeg)

![](_page_8_Picture_0.jpeg)

![](_page_8_Picture_563.jpeg)

**Table 10: Supported input SPARTN version 2.0.1 messages**

#### <span id="page-8-0"></span>**1.4.4 Centimeter level augmentation service (CLAS)**

Operating as a rover, ZED-F9P-05B can receive UBX-RXM-QZSSL6 message from a NEO-D9C on any communication interface. The message contains QZSS CLAS (centimeter-level augmentation service) corrections. The CLAS protocol provides corrections for in-view GPS, Galileo, and QZSS satellites in Japan.

#### <span id="page-8-1"></span>**1.5 Broadcast navigation data and satellite signal measurements**

The ZED-F9P-05B can output all the GNSS broadcast data upon reception from tracked satellites. This includes all the supported GNSS signals as well as the QZSS and SBAS augmentation services. The UBX-RXM-SFRBX message provides this information. For the UBX-RXM-SFRBX message specification, see the Interface description [[2\]](#page-24-2). The receiver can provide satellite signal information in a form compatible with the Radio Resource LCS Protocol (RRLP) [[4\]](#page-24-3).

#### <span id="page-8-2"></span>**1.5.1 Carrier-phase measurements**

The ZED-F9P-05B modules provide raw carrier-phase data for all supported signals, along with pseudorange, Doppler and measurement quality information. The data contained in the UBX-RXM-RAWX message follows the conventions of a multi-GNSS RINEX 3 observation file. For the UBX-RXM-RAWX message specification, see Interface description [\[2\]](#page-24-2).

 $\mathbb{F}$ Raw measurement data is available once the receiver has established data bit synchronization and time-of-week.

### <span id="page-8-3"></span>**1.6 Supported protocols**

ZED-F9P-05B supports the following protocols:

![](_page_8_Picture_564.jpeg)

**Table 11: Supported protocols**

For specification of the protocols, see the Interface description [[2](#page-24-2)].

![](_page_9_Picture_1.jpeg)

## <span id="page-9-0"></span>**2 System description**

### <span id="page-9-1"></span>**2.1 Block diagram**

![](_page_9_Figure_4.jpeg)

#### **Figure 2: ZED-F9P-05B block diagram**

An active antenna is mandatory with the ZED-F9P-05B. For more information, see the Œ Integration manual [\[1\]](#page-24-1).

![](_page_10_Picture_0.jpeg)

## <span id="page-10-0"></span>**3 Pin definition**

#### <span id="page-10-1"></span>**3.1 Pin assignment**

The pin assignment of the ZED-F9P-05B module is shown in [Figure](#page-10-2) 3. The defined configuration of the PIOs is listed in [Table](#page-10-3) 12.

For detailed information on pin functions and characteristics, see the Integration manual [[1](#page-24-1)].

宁 ZED-F9P-05B is an LGA package with the I/O on the outside edge and central ground pads.

<span id="page-10-2"></span>![](_page_10_Figure_7.jpeg)

#### **Figure 3: ZED-F9P-05B pin assignment**

<span id="page-10-3"></span>![](_page_10_Picture_372.jpeg)

![](_page_11_Picture_0.jpeg)

![](_page_11_Picture_627.jpeg)

![](_page_12_Picture_0.jpeg)

![](_page_12_Picture_482.jpeg)

**Table 12: ZED-F9P-05B pin assignment**

### <span id="page-12-0"></span>**3.2 Pin states**

[Table](#page-12-1) 13 defines the state of some ZED-F9P-05B pins in different modes. The functions for the ZED-F9P-05B pins are as defined in the default configuration.

<span id="page-12-1"></span>![](_page_12_Picture_483.jpeg)

**Table 13: ZED-F9P-05B pin states in different operational modes**

<span id="page-12-2"></span><sup>14</sup> If SPI CS = low. Otherwise it is configured as an input pull-up.

![](_page_13_Picture_1.jpeg)

## <span id="page-13-0"></span>**4 Electrical specifications**

### <span id="page-13-1"></span>**4.1 Absolute maximum ratings**

CAUTION. Risk of device damage. Exceeding the absolute maximum ratings may affect the  $\bigwedge$ lifetime and reliability of the device or permanently damage it. Do not exceed the absolute maximum ratings.

This product is not protected against overvoltage or reversed voltages. Use appropriate protection to avoid device damage from voltage spikes exceeding the specified boundaries.

![](_page_13_Picture_808.jpeg)

**Table 14: Absolute maximum ratings**

### <span id="page-13-2"></span>**4.2 Operating conditions**

Extreme operating temperatures can significantly impact the specified values. If an application operates near the min or max temperature limits, ensure the specified values are not exceeded.

| Parameter                                | Symbol     | Min         | <b>Typical</b> | Max        | <b>Units</b> | Condition                      |
|------------------------------------------|------------|-------------|----------------|------------|--------------|--------------------------------|
| Power supply voltage                     | <b>VCC</b> | 2.7         | 3.0            | 3.6        | V            |                                |
| Supply voltage for USB interface         | V_USB      | 3.0         |                | 3.6        | V            |                                |
| V USB current                            | I USB      |             | 2.0            |            | mA           |                                |
| Backup battery voltage                   | V BCKP     | 1.65        |                | 3.6        | V            |                                |
| Backup battery current <sup>16, 17</sup> | I BCKP     |             | 45             |            | μA           | $V$ BCKP = 3 V,<br>$VCC = 0 V$ |
| SW backup current <sup>17</sup>          | I SWBCKP   |             | 1.4            |            | mA           |                                |
| Input pin voltage range                  | Vin        | 0           |                | <b>VCC</b> | V            |                                |
| Digital IO pin low level input voltage   | Vil        |             |                | 0.4        | V            |                                |
| Digital IO pin high level input voltage  | Vih        | $0.8 * VCC$ |                |            | $\vee$       |                                |
| Digital IO pin low level output voltage  | Vol        |             |                | 0.4        | $\vee$       | $Iol = 2 mA^{18}$              |

<span id="page-13-3"></span><sup>&</sup>lt;sup>15</sup> Exceeding the ramp speed may permanently damage the device

<span id="page-13-4"></span><sup>16</sup> To measure the I\_BCKP the receiver should first be switched on, i.e. VCC and V\_BCKP is available. Then set VCC to 0 V while the V\_BCKP remains available. Afterward measure the current consumption at the V\_BCKP.

<span id="page-13-5"></span><sup>17</sup> The value has been characterized at 25 °C ambient temperature.

<span id="page-13-6"></span><sup>18</sup> TIMEPULSE has 4 mA current drive/sink capability

![](_page_14_Picture_1.jpeg)

![](_page_14_Picture_562.jpeg)

**Table 15: Operating conditions**

͡₹

### <span id="page-14-0"></span>**4.3 Indicative power requirements**

[Table](#page-14-2) 16 provides examples of typical current requirements when using a cold start command. The given values are total system supply current for a possible application including RF and baseband sections.

All values in [Table](#page-14-2) 16 have been measured at 25 °C ambient temperature.

The actual power requirements vary depending on the FW version used, external circuitry, number of satellites tracked, signal strength, type and time of start, duration, and conditions of test.

<span id="page-14-2"></span>![](_page_14_Picture_563.jpeg)

**Table 16: Currents to calculate the indicative power requirements**

<span id="page-14-1"></span><sup>19</sup> Only valid for GPS

<span id="page-14-3"></span><sup>20</sup> Simulated GNSS signal

## <span id="page-15-0"></span>**5 Communications interfaces**

ZED-F9P-05B has several communications interfaces<sup>[21](#page-15-3)</sup>, including UART, SPI, I2C and USB.

All the inputs have internal pull-up resistors in normal operation and can be left open if not used. All the PIOs are supplied by VCC, therefore all the voltage levels of the PIO pins are related to VCC supply voltage.

### <span id="page-15-1"></span>**5.1 UART**

The UART interfaces support configurable baud rates. For further information, see the Integration manual [[1](#page-24-1)].

Hardware flow control is not supported.

The UART1 is enabled if D\_SEL pin of the module is left open or "high".

![](_page_15_Picture_522.jpeg)

**Table 17: ZED-F9P-05B UART specifications**

### <span id="page-15-2"></span>**5.2 SPI**

The SPI interface is disabled by default. The SPI interface shares pins with UART and I2C and can be selected by setting D\_SEL = 0. The SPI interface can be operated in peripheral mode only. The maximum transfer rate using SPI is 125 kB/s and the maximum SPI clock frequency is 5.5 MHz.

The SPI timing parameters for peripheral operation are defined in [Figure](#page-15-4) 4. Default SPI configuration is CPOL = 0 and CPHA =  $0$ .

<span id="page-15-4"></span>![](_page_15_Figure_14.jpeg)

**Figure 4: ZED-F9P-05B SPI specification mode 1: CPHA=0 SCK = 5.33 MHz**

<span id="page-15-3"></span><sup>21</sup> The signal names and related terms have been replaced with new terminology in this document.

#### ZED-F9P-05B - Data sheet

![](_page_16_Picture_1.jpeg)

![](_page_16_Picture_827.jpeg)

**Table 18: SPI peripheral input timing parameters 1 - 12**

![](_page_16_Picture_828.jpeg)

**Table 19: SPI peripheral timing parameters A - E, 2 pF load capacitance**

![](_page_16_Picture_829.jpeg)

**Table 20: SPI peripheral timing parameters A - E, 20 pF load capacitance**

![](_page_16_Picture_830.jpeg)

**Table 21: SPI peripheral timing parameters A - E, 60 pF load capacitance**

### <span id="page-16-0"></span>**5.3 I2C**

An I2C interface is available for communication with an external host CPU in I2C Fast-mode. Backwards compatibility with Standard-mode I2C bus operation is not supported. The interface can be operated only in peripheral mode with a maximum bit rate of 400 kbit/s. The interface can make use of clock stretching by holding the SCL line LOW to pause a transaction. In this case, the bit transfer rate is reduced. The maximum clock stretching time is 20 ms.

![](_page_17_Picture_0.jpeg)

![](_page_17_Figure_2.jpeg)

 $V_{IL} = 0.3 V_{DD}$ 

 $V_{\text{IH}} = 0.7 V_{\text{DD}}$ 

#### **Figure 5: ZED-F9P-05B I2C peripheral specification**

|                       |                                                     | <b>I2C Fast-mode</b> |                        |         |  |  |
|-----------------------|-----------------------------------------------------|----------------------|------------------------|---------|--|--|
| Symbol                | Parameter                                           | Min                  | <b>Max</b>             | Unit    |  |  |
| $f_{SCL}$             | SCL clock frequency                                 | 0                    | 400                    | kHz     |  |  |
| $t_{HD;STA}$          | Hold time (repeated) START condition                | 0.6                  | -                      | $\mu s$ |  |  |
| $t_{LOW}$             | Low period of the SCL clock                         | 1.3                  | -                      | μs      |  |  |
| $t_{HIGH}$            | High period of the SCL clock                        | 0.6                  |                        | $\mu s$ |  |  |
| $t_{\text{SU;STA}}$   | Setup time for a repeated START condition           | 0.6                  | $\qquad \qquad -$      | μs      |  |  |
| $t_{HD;DAT}$          | Data hold time                                      | $0^{22}$             | $-23$                  | μs      |  |  |
| $t_{\mathsf{SU;DAT}}$ | Data setup time                                     | $100^{24}$           |                        | ns      |  |  |
| $t_{r}$               | Rise time of both SDA and SCL signals               |                      | 300 (for $C = 400pF$ ) | ns      |  |  |
| tғ                    | Fall time of both SDA and SCL signals               | -                    | 300 (for $C = 400pF$ ) | ns      |  |  |
| $t_{\text{SU;STO}}$   | Setup time for STOP condition                       | 0.6                  |                        | $\mu s$ |  |  |
| $t_{\text{BUF}}$      | Bus-free time between a STOP and START<br>condition | 1.3                  | -                      | μs      |  |  |
| t <sub>VD;DAT</sub>   | Data valid time                                     | -                    | 0.9 <sup>23</sup>      | μs      |  |  |
| $t_{VD;ACK}$          | Data valid acknowledge time                         |                      | 0.9 <sup>23</sup>      | μs      |  |  |
| $V_{nL}$              | Noise margin at the low level                       | 0.1 VCC              | -                      | $\vee$  |  |  |

<span id="page-17-0"></span><sup>22</sup> External device must provide a hold time of at least one transition time (max 300 ns) for the SDA signal (with respect to the min Vih of the SCL signal) to bridge the undefined region of the falling edge of SCL.

<span id="page-17-1"></span> $^{23}~$  The maximum t<sub>HD;DAT</sub> must be less than the maximum t<sub>VD;DAT</sub> or t<sub>VD;ACK</sub> with a maximum of 0.9 µs by a transition time. This maximum must only be met if the device does not stretch the LOW period (tLOW) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.

<span id="page-17-2"></span><sup>24</sup> When the I2C peripheral is stretching the clock, the t<sub>SU;DAT</sub> of the first bit of the next byte is 62.5 ns.

![](_page_18_Picture_0.jpeg)

![](_page_18_Picture_1.jpeg)

![](_page_18_Picture_964.jpeg)

**Table 22: ZED-F9P-05B I2C peripheral timings and specifications**

The I2C interface is only available with the UART default mode. If the SPI interface is selected by using D\_SEL = 0, the I2C interface is not available.

### <span id="page-18-0"></span>**5.4 USB**

G

The USB 2.0 FS (full speed, 12 Mbit/s) interface can be used for host communication. Due to the hardware implementation, it may not be possible to certify the USB interface. The V\_USB pin supplies the USB interface.

### <span id="page-18-1"></span>**5.5 Default interface settings**

![](_page_18_Picture_965.jpeg)

#### **Table 23: Default interface settings**

- Refer to the applicable Interface description [[2](#page-24-2)] for information about further settings. ↷
- By default, ZED-F9P-05B outputs NMEA messages that include satellite data for all GNSS <del>?</del> bands being received. This results in a high NMEA output load for each navigation period. Make sure the UART baud rate used is sufficient for the selected navigation rate and the number of GNSS signals being received.
- Do not use UART2 as the only one interface to the host. Not all UBX functionality is available on Л UART2, such as firmware upgrade, safeboot or backup modes functionalities. No start-up boot screen is sent out from UART2.

![](_page_19_Picture_1.jpeg)

### <span id="page-19-0"></span>**6 Mechanical specifications** Pin 1<br>Indicator M P

![](_page_19_Figure_3.jpeg)

![](_page_19_Figure_4.jpeg)

![](_page_19_Figure_5.jpeg)

#### **Figure 6: ZED-F9P-05B mechanical drawing**

![](_page_19_Picture_214.jpeg)

![](_page_20_Picture_0.jpeg)

![](_page_20_Picture_153.jpeg)

#### **Table 24: ZED-F9P-05B mechanical dimensions**

Take the size of the de-paneling residual tabs into account when designing the component keep- $\mathbb{G}$ out area.

The mechanical picture of the de-paneling residual tabs (L) is an approximate representation.  $\mathbb{G}$ The shape and position may vary.

![](_page_21_Picture_0.jpeg)

## <span id="page-21-0"></span>**7 Qualifications and approvals**

![](_page_21_Picture_252.jpeg)

**Table 25: Qualifications and approvals**

<span id="page-21-1"></span><sup>25</sup> For the MSL standard, see IPC/JEDEC J-STD-020 and J-STD-033, available on [www.jedec.org](https://www.jedec.org/)

<span id="page-21-2"></span><sup>26</sup> For more information regarding moisture sensitivity levels, labelling, storage and drying, see the Product packaging reference guide [\[3](#page-24-4)]

![](_page_22_Picture_0.jpeg)

## <span id="page-22-0"></span>**8 Labeling and ordering information**

This section provides information about product labels and ordering.

#### <span id="page-22-1"></span>**8.1 Product label**

The product label provides information on ZED-F9P-05B and its revision, as in [Figure](#page-22-3) 7. For a description of the label, see [Table](#page-22-4) 26.

<span id="page-22-3"></span>![](_page_22_Picture_6.jpeg)

#### **Figure 7: Example of ZED-F9P-05B label**

<span id="page-22-4"></span>![](_page_22_Picture_483.jpeg)

**Table 26: Description of product label**

#### <span id="page-22-2"></span>**8.2 Product identifiers**

The ZED-F9P-05B label features three product identifiers: **product name**, **ordering code**, and **type number**. The product name identifies all u-blox products. It is used in documentation such as this Data sheet and is independent of packaging and product grade. The ordering code indicates the major product version and product grade, and the type number additionally specifies the hardware and firmware revisions.

[Table](#page-22-5) 27 describes the three different product identifiers used in the ZED-F9P-05B label

<span id="page-22-5"></span>![](_page_22_Picture_484.jpeg)

**Table 27: Product identifiers**

![](_page_23_Picture_0.jpeg)

### <span id="page-23-0"></span>**8.3 Ordering codes**

![](_page_23_Picture_143.jpeg)

**Table 28: Product ordering codes**

u-blox provides information on product changes affecting the form factor, size or function of the product. For the Product change notifications (PCNs), see our website at [https://www.u-blox.com/](https://www.u-blox.com/en/product-resources) [en/product-resources.](https://www.u-blox.com/en/product-resources)

![](_page_24_Picture_0.jpeg)

## <span id="page-24-0"></span>**Related documents**

- <span id="page-24-1"></span>**[1]** ZED-F9P Integration manual [UBX-18010802](https://www.u-blox.com/docs/UBX-18010802)
- <span id="page-24-2"></span>**[2]** HPG 1.51 Interface description [UBXDOC-963802114-13124](https://www.u-blox.com/docs/UBXDOC-963802114-13124)
- <span id="page-24-4"></span>**[3]** Product packaging reference guide, [UBX-14001652](https://www.u-blox.com/docs/UBX-14001652)
- <span id="page-24-3"></span>**[4]** Radio Resource LCS Protocol (RRLP), (3GPP TS 44.031 version 11.0.0 Release 11)
- $\mathbb{F}$ For regular updates to u-blox documentation and to receive product change notifications please register on our homepage <https://www.u-blox.com>.

![](_page_25_Picture_1.jpeg)

## <span id="page-25-0"></span>**Revision history**

![](_page_25_Picture_107.jpeg)

![](_page_26_Picture_0.jpeg)

## **Contact**

#### **u-blox AG**

![](_page_26_Picture_77.jpeg)

Zürcherstrasse 68 8800 Thalwil Switzerland

For further support and contact information, visit us at [www.u-blox.com/support](https://www.u-blox.com/support).